R, Ravikumar and Gargesh N, Skanda and P, Manvith and S G, Nagarjuna and B H, Vanish (2025) Implementation and Comparison of Different Types of High Speed Adders. International Journal of Innovative Science and Research Technology, 10 (5): 25may1617. pp. 1566-1572. ISSN 2456-2165

[thumbnail of IJISRT25MAY1617.pdf] Text
IJISRT25MAY1617.pdf - Published Version

Download (567kB)

Abstract

This paper presents the design and performance comparison of different high-speed adder architectures with a focus on optimizing delay, power consumption, and area utilization. A hybrid 128-bit adder is proposed by combining four popular adder types: Ripple Carry Adder (RCA), Carry Skip Adder (CSA), Carry Select Adder (CSLA), and Carry Look- Ahead Adder (CLA). Each adder is allocated to a specific segment of the 128-bit word based on its characteristics to improve overall performance. The design is implemented using SystemVerilog, simulated using Synopsys VCS, and synthesized for FPGA deployment. To enhance performance further, the design incorporates pipelining techniques and is based on NAND gate-level logic for better hardware optimization. Results indicate that the hybrid approach offers an effective trade-off among speed, power, and hardware utilization.

Item Type: Article
Subjects: T Technology > T Technology (General)
Divisions: Faculty of Engineering, Science and Mathematics > School of Electronics and Computer Science
Depositing User: Editor IJISRT Publication
Date Deposited: 10 Jun 2025 07:09
Last Modified: 10 Jun 2025 07:09
URI: https://eprint.ijisrt.org/id/eprint/1110

Actions (login required)

View Item
View Item